《電子技術(shù)應(yīng)用》
您所在的位置:首頁(yè) > 其他 > 設(shè)計(jì)應(yīng)用 > Lattice LatticeECP3 Versa PCIe和網(wǎng)絡(luò)開(kāi)發(fā)方案
Lattice LatticeECP3 Versa PCIe和網(wǎng)絡(luò)開(kāi)發(fā)方案
摘要: Lattice公司的LatticeECP3Versa評(píng)估板使設(shè)計(jì)者能評(píng)價(jià)和實(shí)驗(yàn)LatticeECP3現(xiàn)場(chǎng)可編門(mén)陣列,而LatticeECP3系列可提供高性能的特性如增強(qiáng)DSP架構(gòu),高速SERDES和FPGA中高速源同步接口,這些特性使得LatticeECP3系列非常適合用在量大高速低成本的產(chǎn)品如工業(yè)網(wǎng)絡(luò),工廠自動(dòng)化,計(jì)算,醫(yī)療設(shè)備,國(guó)防和消費(fèi)類(lèi)電子.本文介紹了LatticeECP3主要特性,LatticeECP3-35簡(jiǎn)化方框圖和LatticeECP3Versa評(píng)估板主要特性,方框圖,電路圖,材料清單和元件布局圖.
Abstract:
Key words :

Lattice公司的LatticeECP3 Versa評(píng)估板" title="評(píng)估板">評(píng)估板使設(shè)計(jì)者能評(píng)價(jià)和實(shí)驗(yàn)LatticeECP3現(xiàn)場(chǎng)可編門(mén)陣列,而LatticeECP3系列可提供高性能的特性如增強(qiáng)DSP架構(gòu),高速SERDES和FPGA中高速源同步接口,這些特性使得LatticeECP3系列非常適合用在量大高速低成本的產(chǎn)品如工業(yè)網(wǎng)絡(luò)" title="工業(yè)網(wǎng)絡(luò)">工業(yè)網(wǎng)絡(luò),工廠自動(dòng)化" title="工廠自動(dòng)化">工廠自動(dòng)化,計(jì)算,醫(yī)療設(shè)備,國(guó)防和消費(fèi)類(lèi)電子" title="消費(fèi)類(lèi)電子">消費(fèi)類(lèi)電子.本文介紹了LatticeECP3主要特性" title="主要特性">主要特性, LatticeECP3-35簡(jiǎn)化方框圖和LatticeECP3 Versa 評(píng)估板主要特性,方框圖,電路圖,材料清單和元件布局圖.

The LatticeECP3™ (EConomy Plus Third generation) family of FPGA devices is optimized to deliver high performance features such as an enhanced DSP architecture, high speed SERDES and high speed source synchronous interfaces in an economical FPGA fabric. This combination is achieved through advances in device architecture and the use of 65nm technology making the devices suitable for high-volume, high-speed, low-cost applications. The LatticeECP3 device family expands look-up-table (LUT) capacity to 149K logic elements and supports up to 586 user I/Os. The LatticeECP3 device family also offers up to 320 18x18 multipliers and a wide range of parallel I/O standards. The LatticeECP3 FPGA fabric is optimized with high performance and low cost in mind. The LatticeECP3 devices utilize reconfigurable SRAM logic technology and provide popular building blocks such as LUT-based logic, distrib-uted and embedded memory, Phase Locked Loops (PLLs), Delay Locked Loops (DLLs), pre-engineered source synchronous I/O support, enhanced sysDSP slices and advanced configuration support, including encryption and dual-boot capabilities. The pre-engineered source synchronous logic implemented in the LatticeECP3 device family supports a broad range of interface standards, including DDR3, XGMII and 7:1 LVDS. The LatticeECP3 device family also features high speed SERDES with dedicated PCS functions. High jitter toler-ance and low transmit jitter allow the SERDES plus PCS blocks to be configured to support an array of popular data protocols including PCI Express, SMPTE, Ethernet (XAUI, GbE, and SGMII) and CPRI. Transmit Pre-empha-sis and Receive Equalization settings make the SERDES suitable for transmission and reception over various forms of media. The LatticeECP3 devices also provide flexible, reliable and secure configuration options, such as dual-boot capa-bility, bit-stream encryption, and TransFR field upgrade features. The Lattice Diamond™ and ispLEVER® design software allows large complex designs to be efficiently imple-mented using the LatticeECP3 FPGA family. Synthesis library support for LatticeECP3 is available for popular logic synthesis tools. Diamond and ispLEVER tools use the synthesis tool output along with the constraints from its floor planning tools to place and route the design in the LatticeECP3 device. The tools extract the timing from the routing and back-annotate it into the design for timing verification. Lattice provides many pre-engineered IP (Intellectual Property) modules for the LatticeECP3 family. By using these configurable soft core IPs as standardized blocks, designers are free to concentrate on the unique aspects of their design, increasing their productivity.

Each LatticeECP3 device contains an array of logic blocks surrounded by Programmable I/O Cells (PIC). Interspersed between the rows of logic blocks are rows of sysMEM™ Embedded Block RAM (EBR) and rows of sys- DSP™ Digital Signal Processing slices, as shown in Figure 2-1. The LatticeECP3-150 has four rows of DSP slices; all other LatticeECP3 devices have two rows of DSP slices. In addition, the LatticeECP3 family contains SERDES Quads on the bottom of the device. There are two kinds of logic blocks, the Programmable Functional Unit (PFU) and Programmable Functional Unit without RAM (PFF). The PFU contains the building blocks for logic, arithmetic, RAM and ROM functions. The PFF block contains building blocks for logic, arithmetic and ROM functions. Both PFU and PFF blocks are optimized for flexibility, allowing complex designs to be implemented quickly and efficiently. Logic Blocks are arranged in a twodimensional array. Only one type of block is used per row. The LatticeECP3 devices contain one or more rows of sysMEM EBR blocks. sysMEM EBRs are large, dedicated 18Kbit fast memory blocks. Each sysMEM block can be configured in a variety of depths and widths as RAM or ROM. In addition, LatticeECP3 devices contain up to two rows of DSP slices. Each DSP slice has multipliers and adder/accumulators, which are the building blocks for complex signal processing capabilities. The LatticeECP3 devices feature up to 16 embedded 3.2Gbps SERDES (Serializer / Deserializer) channels. Each SERDES channel contains independent 8b/10b encoding / decoding, polarity adjust and elastic buffer logic. Each group of four SERDES channels, along with its Physical Coding Sub-layer (PCS) block, creates a quad. The functionality of the SERDES/PCS quads can be controlled by memory cells set during device configuration or by registers that are addressable during device operation. The registers in every quad can be programmed via the SERDES Client Interface (SCI). These quads (up to four) are located at the bottom of the devices. Each PIC block encompasses two PIOs (PIO pairs) with their respective sysI/O buffers. The sysI/O buffers of the LatticeECP3 devices are arranged in seven banks, allowing the implementation of a wide variety of I/O standards. In addition, a separate I/O bank is provided for the programming interfaces. 50% of the PIO pairs on the left and right edges of the device can be configured as LVDS transmit/receive pairs. The PIC logic also includes pre-engineered support to aid in the implementation of high speed source synchronous standards such as XGMII, 7:1 LVDS, along with memory interfaces including DDR3. Other blocks provided include PLLs, DLLs and configuration functions. The LatticeECP3 architecture provides two Delay Locked Loops (DLLs) and up to ten Phase Locked Loops (PLLs). The PLL and DLL blocks are located at the end of the EBR/DSP rows. The configuration block that supports features such as configuration bit-stream decryption, transparent updates and dual-boot support is located toward the center of this EBR row. Every device in the LatticeECP3 family supports a sysCONFIG™ port located in the corner between banks one and two, which allows for serial or parallel device configuration. In addition, every device in the family has a JTAG port. This family also provides an on-chip oscillator and soft error detect capability. The LatticeECP3 devices use 1.2V as their core voltage.

LatticeECP3主要特性:

Higher Logic Density for Increased System Integration

• 17K to 149K LUTs

• 133 to 586 I/Os

Embedded SERDES

• 150 Mbps to 3.2 Gbps for Generic 8b10b, 10-bit SERDES, and 8-bit SERDES modes

• Data Rates 230 Mbps to 3.2 Gbps per channel for all other protocols

• Up to 16 channels per device: PCI Express, SONET/SDH, Ethernet (1GbE, SGMII, XAUI), CPRI, SMPTE 3G and Serial RapidIO

sysDSP™

• Fully cascadable slice architecture

• 12 to 160 slices for high performance multiply and accumulate

• Powerful 54-bit ALU operations

• Time Division Multiplexing MAC Sharing

• Rounding and truncation

• Each slice supports

–Half 36x36, two 18x18 or four 9x9 multipliers

–Advanced 18x36 MAC and 18x18 Multiply-Multiply-Accumulate (MMAC) operations

Flexible Memory Resources

• Up to 6.85Mbits sysMEM™ Embedded Block RAM (EBR)

• 36K to 303K bits distributed RAM

sysCLOCK Analog PLLs and DLLs

• Two DLLs and up to ten PLLs per device

Pre-Engineered Source Synchronous I/O

• DDR registers in I/O cells

• Dedicated read/write levelling functionality

• Dedicated gearing logic

• Source synchronous standards support

–ADC/DAC, 7:1 LVDS, XGMII

–High Speed ADC/DAC devices

• Dedicated DDR/DDR2/DDR3 memory with DQS support

• Optional Inter-Symbol Interference (ISI) ? correction on outputs

Programmable sysI/O™ Buffer Supports Wide Range of Interfaces

• On-chip termination

• Optional equalization filter on inputs

• LVTTL and LVCMOS 33/25/18/15/12

• SSTL 33/25/18/15 I, II

• HSTL15 I and HSTL18 I, II

• PCI and Differential HSTL, SSTL

• LVDS, Bus-LVDS, LVPECL, RSDS, MLVDS

Flexible Device Configuration

• Dedicated bank for configuration I/Os

• SPI boot flash interface

• Dual-boot images supported

• Slave SPI

• TransFR™ I/O for simple field updates

• Soft Error Detect embedded macro

System Level Support

• IEEE 1149.1 and IEEE 1532 compliant

• Reveal Logic Analyzer

• ORCAstra FPGA configuration utility

• On-chip oscillator for initialization & general use

• 1.2V core power supply

LatticeECP3系列產(chǎn)品選擇表:


圖1.LatticeECP3-35簡(jiǎn)化方框圖(頂視圖)

LatticeECP3 Versa 評(píng)估板

The LatticeECP3™ Versa Evaluation Board allows designers to investigate and experiment with the features of the LatticeECP3 Field-Programmable Gate Array. The features of the LatticeECP3 Versa Evaluation Board can assist engineers with rapid prototyping and testing of their specific designs. The LatticeECP3 Versa Evaluation Board is part of the LatticeECP3 Versa Development Kit. The guide is intended to be referenced in conjunction with demo user’s guides to demonstrate the LatticeECP3 FPGA.
 
圖2.LatticeECP3 Versa 評(píng)估板外形圖

LatticeECP3 Versa 評(píng)估板主要特性:

• Half-length PCI Express form-factor

– Allows demonstration of PCI Express x1 interconnection

• Electrical testing of one full-duplex SERDES channel via SMA connections

• USB-B connection for UART and device programming

• Two RJ45 interfaces to 10/100/1000 Ethernet to GMII

• On-board Boot Flash – 64M Serial SPI Flash

• DDR3-1333 memory components (64Mb/x16)

• Expansion mezzanine interconnection for prototyping

• 14-segment alpha-numeric display

• Switches, LEDs and displays for demo purposes

• ispVM™ programming support

• On-board reference clock sources


圖3.LatticeECP3 Versa評(píng)估板方框圖

圖4.LatticeECP3 Versa評(píng)估板電路圖(1)

圖5.LatticeECP3 Versa評(píng)估板電路圖(2)

圖6.LatticeECP3 Versa評(píng)估板電路圖(3)

圖7.LatticeECP3 Versa評(píng)估板電路圖(4)

圖8.LatticeECP3 Versa評(píng)估板電路圖(5)

圖9.LatticeECP3 Versa評(píng)估板電路圖(6)

圖10.LatticeECP3 Versa評(píng)估板電路圖(7)

圖11.LatticeECP3 Versa評(píng)估板電路圖(8)

圖12LatticeECP3 Versa評(píng)估板電路圖(9)

圖13.LatticeECP3 Versa評(píng)估板元件布局圖
LatticeECP3 Versa評(píng)估板材料清單(BOM):





詳情請(qǐng)見(jiàn):
http://www.latticesemi.com/documents/ds1021ea.pdf

http://www.latticesemi.com/documents/EB62.pdf



此內(nèi)容為AET網(wǎng)站原創(chuàng),未經(jīng)授權(quán)禁止轉(zhuǎn)載。
亚洲一区二区欧美_亚洲丝袜一区_99re亚洲国产精品_日韩亚洲一区二区
欧美日精品一区视频| 国产欧美一区二区精品忘忧草 | 欧美一级二区| 一区二区激情小说| 亚洲国产成人在线视频| 国产欧美一级| 国产精品久久久久久久久| 欧美伦理91i| 欧美高潮视频| 久久久精品tv| 欧美在线欧美在线| 亚洲欧美影音先锋| 亚洲视频免费观看| 日韩视频免费在线| 亚洲精品1区| 久久国产婷婷国产香蕉| 亚洲欧美日韩国产一区二区| 夜夜爽av福利精品导航| 亚洲精品视频啊美女在线直播| 伊人天天综合| 国语自产精品视频在线看一大j8| 国产精品一区二区a| 欧美视频不卡| 欧美日韩在线一区| 欧美日韩精品欧美日韩精品一| 欧美国产一区二区| 欧美成人国产va精品日本一级| 小处雏高清一区二区三区| 亚洲午夜日本在线观看| 一区二区欧美国产| 中文欧美在线视频| 99成人在线| 亚洲福利视频在线| 亚洲高清av在线| 亚洲国产精品va| 亚洲第一网站免费视频| 久久精品国产久精国产一老狼| 欧美影院成人| 久久国产精品高清| 亚洲国产成人精品久久久国产成人一区| 欧美亚洲综合网| 欧美一二三区精品| 久久激情久久| 亚洲国产视频一区| 亚洲精品之草原avav久久| 亚洲精品综合| 一区二区三区日韩| 亚洲午夜三级在线| 午夜欧美大尺度福利影院在线看| 亚洲欧美日韩另类精品一区二区三区 | 亚洲欧洲偷拍精品| 99视频一区二区三区| 中文高清一区| 亚洲综合二区| 久久国产天堂福利天堂| 91久久在线播放| 在线中文字幕一区| 午夜综合激情| 久久婷婷综合激情| 欧美精品免费看| 欧美午夜理伦三级在线观看| 国产精品爽黄69| 国内精品免费在线观看| 亚洲国产高清一区二区三区| 亚洲精选成人| 亚洲自拍电影| 亚洲电影免费在线观看| 一区二区三区波多野结衣在线观看| 亚洲影院免费| 久久久久国产精品一区| 欧美激情1区| 国产精品久久久久久久久婷婷| 国产精品欧美日韩久久| 国产一区二区| 亚洲人成在线免费观看| 亚洲免费一级电影| 亚洲国产日韩一区| 亚洲综合电影| 久久艳片www.17c.com| 欧美美女视频| 国产日韩欧美制服另类| 亚洲国产一区二区三区青草影视| 亚洲视频网在线直播| 亚洲第一在线综合在线| 亚洲精品日韩在线| 中日韩美女免费视频网址在线观看| 久久成人国产| 欧美日韩国产va另类| 国产日韩欧美一区| 亚洲精品欧美一区二区三区| 午夜精品亚洲| 一区二区三区免费看| 久久精品一区二区三区四区| 欧美激情国产日韩| 国产欧美日韩在线播放| 亚洲欧洲一区二区三区在线观看| 亚洲欧美日本视频在线观看| 亚洲国产另类久久久精品极度| 亚洲综合精品一区二区| 免费av成人在线| 国产精品日韩欧美综合| 亚洲国产日韩欧美一区二区三区| 宅男在线国产精品| 最近看过的日韩成人| 久久黄色小说| 欧美日韩在线观看视频| 狠狠色伊人亚洲综合成人| 亚洲一区999| 99国产精品99久久久久久| 久久精品视频网| 国产精品99免费看| 91久久在线观看| 亚洲国产影院| 久久久精品性| 国产精品久久久久久av下载红粉 | 亚洲综合清纯丝袜自拍| 久久永久免费| 国产一区二区三区日韩欧美| 亚洲调教视频在线观看| 日韩一级不卡| 美女免费视频一区| 国内精品久久久久影院优| 在线一区视频| 亚洲天堂网在线观看| 欧美aa国产视频| 韩国成人福利片在线播放| 亚洲图片欧美午夜| 一区二区国产精品| 欧美黑人一区二区三区| 伊人婷婷久久| 久久精品国产第一区二区三区| 欧美在线观看你懂的| 国产精品亚洲一区| 亚洲欧美日韩在线观看a三区| 久久精品亚洲一区二区三区浴池| 国产一区二区三区自拍| 久久精品视频网| 欧美jjzz| 亚洲精品无人区| 亚洲在线播放电影| 国产精品羞羞答答| 欧美在线一二三区| 欧美成在线观看| 夜夜嗨av色综合久久久综合网| 午夜久久久久| 国产综合第一页| 亚洲精选一区二区| 国产精品国产三级国产aⅴ浪潮| 亚洲欧美在线播放| 麻豆精品一区二区av白丝在线| 亚洲激情成人| 亚洲欧美一区二区三区久久| 国产午夜精品久久久久久免费视 | 国产一区日韩一区| 亚洲精品在线视频观看| 国产精品第13页| 久久不射2019中文字幕| 欧美jizz19hd性欧美| 夜夜爽av福利精品导航| 久久激情一区| 亚洲日本va午夜在线电影| 午夜精品久久久久久久男人的天堂| 国产自产高清不卡| 一区二区三区欧美视频| 国产日韩综合| 99热在这里有精品免费| 国产欧美日韩| 亚洲激情av| 国产精品久久二区二区| 亚洲成人在线网站| 欧美视频在线观看视频极品| 欧美专区福利在线| 欧美日韩亚洲一区三区| 欧美在线www| 欧美日韩精品一区| 久久国产色av| 欧美四级在线观看| 亚洲第一黄色| 国产精品久久久久久久久| 亚洲激情视频在线播放| 国产精品免费网站| 亚洲精品在线免费| 国产亚洲欧美一区二区三区| 一区二区久久| 亚洲成人影音| 欧美一区二区三区日韩| 亚洲经典三级| 久久亚洲免费| 亚洲欧美日韩国产综合精品二区| 欧美激情一区二区三级高清视频| 欧美亚洲三区| 欧美系列电影免费观看| 亚洲区一区二区三区| 国产伦精品一区二区三区视频黑人| 日韩午夜在线播放| 韩国成人理伦片免费播放| 性伦欧美刺激片在线观看| 亚洲毛片播放| 欧美大片免费久久精品三p| 欧美一二三区精品|