《電子技術應用》
您所在的位置:首頁 > 其他 > 設計應用 > Lattice LatticeECP3 Versa PCIe和網絡開發方案
Lattice LatticeECP3 Versa PCIe和網絡開發方案
摘要: Lattice公司的LatticeECP3Versa評估板使設計者能評價和實驗LatticeECP3現場可編門陣列,而LatticeECP3系列可提供高性能的特性如增強DSP架構,高速SERDES和FPGA中高速源同步接口,這些特性使得LatticeECP3系列非常適合用在量大高速低成本的產品如工業網絡,工廠自動化,計算,醫療設備,國防和消費類電子.本文介紹了LatticeECP3主要特性,LatticeECP3-35簡化方框圖和LatticeECP3Versa評估板主要特性,方框圖,電路圖,材料清單和元件布局圖.
Abstract:
Key words :

Lattice公司的LatticeECP3 Versa評估板" title="評估板">評估板使設計者能評價和實驗LatticeECP3現場可編門陣列,而LatticeECP3系列可提供高性能的特性如增強DSP架構,高速SERDES和FPGA中高速源同步接口,這些特性使得LatticeECP3系列非常適合用在量大高速低成本的產品如工業網絡" title="工業網絡">工業網絡,工廠自動化" title="工廠自動化">工廠自動化,計算,醫療設備,國防和消費類電子" title="消費類電子">消費類電子.本文介紹了LatticeECP3主要特性" title="主要特性">主要特性, LatticeECP3-35簡化方框圖和LatticeECP3 Versa 評估板主要特性,方框圖,電路圖,材料清單和元件布局圖.

The LatticeECP3™ (EConomy Plus Third generation) family of FPGA devices is optimized to deliver high performance features such as an enhanced DSP architecture, high speed SERDES and high speed source synchronous interfaces in an economical FPGA fabric. This combination is achieved through advances in device architecture and the use of 65nm technology making the devices suitable for high-volume, high-speed, low-cost applications. The LatticeECP3 device family expands look-up-table (LUT) capacity to 149K logic elements and supports up to 586 user I/Os. The LatticeECP3 device family also offers up to 320 18x18 multipliers and a wide range of parallel I/O standards. The LatticeECP3 FPGA fabric is optimized with high performance and low cost in mind. The LatticeECP3 devices utilize reconfigurable SRAM logic technology and provide popular building blocks such as LUT-based logic, distrib-uted and embedded memory, Phase Locked Loops (PLLs), Delay Locked Loops (DLLs), pre-engineered source synchronous I/O support, enhanced sysDSP slices and advanced configuration support, including encryption and dual-boot capabilities. The pre-engineered source synchronous logic implemented in the LatticeECP3 device family supports a broad range of interface standards, including DDR3, XGMII and 7:1 LVDS. The LatticeECP3 device family also features high speed SERDES with dedicated PCS functions. High jitter toler-ance and low transmit jitter allow the SERDES plus PCS blocks to be configured to support an array of popular data protocols including PCI Express, SMPTE, Ethernet (XAUI, GbE, and SGMII) and CPRI. Transmit Pre-empha-sis and Receive Equalization settings make the SERDES suitable for transmission and reception over various forms of media. The LatticeECP3 devices also provide flexible, reliable and secure configuration options, such as dual-boot capa-bility, bit-stream encryption, and TransFR field upgrade features. The Lattice Diamond™ and ispLEVER® design software allows large complex designs to be efficiently imple-mented using the LatticeECP3 FPGA family. Synthesis library support for LatticeECP3 is available for popular logic synthesis tools. Diamond and ispLEVER tools use the synthesis tool output along with the constraints from its floor planning tools to place and route the design in the LatticeECP3 device. The tools extract the timing from the routing and back-annotate it into the design for timing verification. Lattice provides many pre-engineered IP (Intellectual Property) modules for the LatticeECP3 family. By using these configurable soft core IPs as standardized blocks, designers are free to concentrate on the unique aspects of their design, increasing their productivity.

Each LatticeECP3 device contains an array of logic blocks surrounded by Programmable I/O Cells (PIC). Interspersed between the rows of logic blocks are rows of sysMEM™ Embedded Block RAM (EBR) and rows of sys- DSP™ Digital Signal Processing slices, as shown in Figure 2-1. The LatticeECP3-150 has four rows of DSP slices; all other LatticeECP3 devices have two rows of DSP slices. In addition, the LatticeECP3 family contains SERDES Quads on the bottom of the device. There are two kinds of logic blocks, the Programmable Functional Unit (PFU) and Programmable Functional Unit without RAM (PFF). The PFU contains the building blocks for logic, arithmetic, RAM and ROM functions. The PFF block contains building blocks for logic, arithmetic and ROM functions. Both PFU and PFF blocks are optimized for flexibility, allowing complex designs to be implemented quickly and efficiently. Logic Blocks are arranged in a twodimensional array. Only one type of block is used per row. The LatticeECP3 devices contain one or more rows of sysMEM EBR blocks. sysMEM EBRs are large, dedicated 18Kbit fast memory blocks. Each sysMEM block can be configured in a variety of depths and widths as RAM or ROM. In addition, LatticeECP3 devices contain up to two rows of DSP slices. Each DSP slice has multipliers and adder/accumulators, which are the building blocks for complex signal processing capabilities. The LatticeECP3 devices feature up to 16 embedded 3.2Gbps SERDES (Serializer / Deserializer) channels. Each SERDES channel contains independent 8b/10b encoding / decoding, polarity adjust and elastic buffer logic. Each group of four SERDES channels, along with its Physical Coding Sub-layer (PCS) block, creates a quad. The functionality of the SERDES/PCS quads can be controlled by memory cells set during device configuration or by registers that are addressable during device operation. The registers in every quad can be programmed via the SERDES Client Interface (SCI). These quads (up to four) are located at the bottom of the devices. Each PIC block encompasses two PIOs (PIO pairs) with their respective sysI/O buffers. The sysI/O buffers of the LatticeECP3 devices are arranged in seven banks, allowing the implementation of a wide variety of I/O standards. In addition, a separate I/O bank is provided for the programming interfaces. 50% of the PIO pairs on the left and right edges of the device can be configured as LVDS transmit/receive pairs. The PIC logic also includes pre-engineered support to aid in the implementation of high speed source synchronous standards such as XGMII, 7:1 LVDS, along with memory interfaces including DDR3. Other blocks provided include PLLs, DLLs and configuration functions. The LatticeECP3 architecture provides two Delay Locked Loops (DLLs) and up to ten Phase Locked Loops (PLLs). The PLL and DLL blocks are located at the end of the EBR/DSP rows. The configuration block that supports features such as configuration bit-stream decryption, transparent updates and dual-boot support is located toward the center of this EBR row. Every device in the LatticeECP3 family supports a sysCONFIG™ port located in the corner between banks one and two, which allows for serial or parallel device configuration. In addition, every device in the family has a JTAG port. This family also provides an on-chip oscillator and soft error detect capability. The LatticeECP3 devices use 1.2V as their core voltage.

LatticeECP3主要特性:

Higher Logic Density for Increased System Integration

• 17K to 149K LUTs

• 133 to 586 I/Os

Embedded SERDES

• 150 Mbps to 3.2 Gbps for Generic 8b10b, 10-bit SERDES, and 8-bit SERDES modes

• Data Rates 230 Mbps to 3.2 Gbps per channel for all other protocols

• Up to 16 channels per device: PCI Express, SONET/SDH, Ethernet (1GbE, SGMII, XAUI), CPRI, SMPTE 3G and Serial RapidIO

sysDSP™

• Fully cascadable slice architecture

• 12 to 160 slices for high performance multiply and accumulate

• Powerful 54-bit ALU operations

• Time Division Multiplexing MAC Sharing

• Rounding and truncation

• Each slice supports

–Half 36x36, two 18x18 or four 9x9 multipliers

–Advanced 18x36 MAC and 18x18 Multiply-Multiply-Accumulate (MMAC) operations

Flexible Memory Resources

• Up to 6.85Mbits sysMEM™ Embedded Block RAM (EBR)

• 36K to 303K bits distributed RAM

sysCLOCK Analog PLLs and DLLs

• Two DLLs and up to ten PLLs per device

Pre-Engineered Source Synchronous I/O

• DDR registers in I/O cells

• Dedicated read/write levelling functionality

• Dedicated gearing logic

• Source synchronous standards support

–ADC/DAC, 7:1 LVDS, XGMII

–High Speed ADC/DAC devices

• Dedicated DDR/DDR2/DDR3 memory with DQS support

• Optional Inter-Symbol Interference (ISI) ? correction on outputs

Programmable sysI/O™ Buffer Supports Wide Range of Interfaces

• On-chip termination

• Optional equalization filter on inputs

• LVTTL and LVCMOS 33/25/18/15/12

• SSTL 33/25/18/15 I, II

• HSTL15 I and HSTL18 I, II

• PCI and Differential HSTL, SSTL

• LVDS, Bus-LVDS, LVPECL, RSDS, MLVDS

Flexible Device Configuration

• Dedicated bank for configuration I/Os

• SPI boot flash interface

• Dual-boot images supported

• Slave SPI

• TransFR™ I/O for simple field updates

• Soft Error Detect embedded macro

System Level Support

• IEEE 1149.1 and IEEE 1532 compliant

• Reveal Logic Analyzer

• ORCAstra FPGA configuration utility

• On-chip oscillator for initialization & general use

• 1.2V core power supply

LatticeECP3系列產品選擇表:


圖1.LatticeECP3-35簡化方框圖(頂視圖)

LatticeECP3 Versa 評估板

The LatticeECP3™ Versa Evaluation Board allows designers to investigate and experiment with the features of the LatticeECP3 Field-Programmable Gate Array. The features of the LatticeECP3 Versa Evaluation Board can assist engineers with rapid prototyping and testing of their specific designs. The LatticeECP3 Versa Evaluation Board is part of the LatticeECP3 Versa Development Kit. The guide is intended to be referenced in conjunction with demo user’s guides to demonstrate the LatticeECP3 FPGA.
 
圖2.LatticeECP3 Versa 評估板外形圖

LatticeECP3 Versa 評估板主要特性:

• Half-length PCI Express form-factor

– Allows demonstration of PCI Express x1 interconnection

• Electrical testing of one full-duplex SERDES channel via SMA connections

• USB-B connection for UART and device programming

• Two RJ45 interfaces to 10/100/1000 Ethernet to GMII

• On-board Boot Flash – 64M Serial SPI Flash

• DDR3-1333 memory components (64Mb/x16)

• Expansion mezzanine interconnection for prototyping

• 14-segment alpha-numeric display

• Switches, LEDs and displays for demo purposes

• ispVM™ programming support

• On-board reference clock sources


圖3.LatticeECP3 Versa評估板方框圖

圖4.LatticeECP3 Versa評估板電路圖(1)

圖5.LatticeECP3 Versa評估板電路圖(2)

圖6.LatticeECP3 Versa評估板電路圖(3)

圖7.LatticeECP3 Versa評估板電路圖(4)

圖8.LatticeECP3 Versa評估板電路圖(5)

圖9.LatticeECP3 Versa評估板電路圖(6)

圖10.LatticeECP3 Versa評估板電路圖(7)

圖11.LatticeECP3 Versa評估板電路圖(8)

圖12LatticeECP3 Versa評估板電路圖(9)

圖13.LatticeECP3 Versa評估板元件布局圖
LatticeECP3 Versa評估板材料清單(BOM):





詳情請見:
http://www.latticesemi.com/documents/ds1021ea.pdf

http://www.latticesemi.com/documents/EB62.pdf



此內容為AET網站原創,未經授權禁止轉載。
亚洲一区二区欧美_亚洲丝袜一区_99re亚洲国产精品_日韩亚洲一区二区
久久久91精品国产一区二区精品| 欧美精品v日韩精品v韩国精品v| 亚洲国产导航| 翔田千里一区二区| 亚洲欧美视频在线观看| 亚洲深夜福利在线| 这里只有精品在线播放| 一区二区三区你懂的| 日韩一级网站| 一本久久综合| 中文在线不卡| 亚洲一卡久久| 亚洲一区免费视频| 亚洲无限av看| 香蕉视频成人在线观看| 久久成人精品视频| 亚洲国产日日夜夜| 亚洲日韩欧美视频| 亚洲精品免费在线播放| 日韩视频免费看| 亚洲视频在线看| 亚洲欧美国产另类| 性色一区二区| 久久精品视频va| 另类春色校园亚洲| 欧美成人r级一区二区三区| 欧美大片国产精品| 欧美精品一区二区三区视频| 欧美日韩福利在线观看| 国产精品久久77777| 国产精品日韩精品| 国产一区二区看久久| 韩国一区电影| 亚洲第一页中文字幕| 亚洲精品视频免费| 亚洲一区国产一区| 亚洲第一区在线| 日韩视频在线免费| 亚洲一区二区三区免费在线观看 | 亚洲一级二级| 午夜精品久久久久久久久| 亚洲成人在线视频播放 | 猫咪成人在线观看| 欧美另类在线观看| 国产精品女同互慰在线看| 国产婷婷色一区二区三区| 在线观看成人av电影| 日韩午夜视频在线观看| 亚洲欧美日韩精品久久亚洲区 | 在线观看视频日韩| 99精品国产福利在线观看免费 | 含羞草久久爱69一区| 亚洲人成人一区二区在线观看| 日韩午夜av| 性欧美xxxx大乳国产app| 亚洲人成在线免费观看| 亚洲欧美国产高清| 免播放器亚洲| 国产精品理论片| **性色生活片久久毛片| 亚洲视频在线观看免费| 亚洲第一视频网站| 亚洲欧美国内爽妇网| 麻豆精品视频在线观看视频| 欧美午夜不卡视频| 伊人久久综合97精品| 中文av一区特黄| 亚洲高清免费在线| 亚洲一区二区三区视频播放| 久热re这里精品视频在线6| 国产精品swag| 在线免费观看日本一区| 亚洲午夜精品一区二区三区他趣| 亚洲国产精品小视频| 欧美一区二区三区免费视频| 欧美久久久久久久久久| 狠狠色狠狠色综合系列| 亚洲性感美女99在线| 91久久精品国产91久久性色tv| 亚洲一区三区电影在线观看| 久久综合狠狠| 国产日本欧美一区二区三区| 日韩亚洲国产欧美| 最新国产乱人伦偷精品免费网站| 午夜精品在线视频| 欧美日韩精品一区二区三区四区 | 亚洲社区在线观看| 日韩特黄影片| 久久久在线视频| 国产精品久久久久影院亚瑟| 亚洲欧洲在线播放| 亚洲高清二区| 久久精品国产96久久久香蕉| 国产精品大全| 亚洲美女精品成人在线视频| 久久精品亚洲热| 久久精品国产视频| 国产精品一区二区久久| 一本色道久久综合一区| 日韩视频精品在线观看| 男女视频一区二区| 好吊色欧美一区二区三区四区| 亚洲欧美色婷婷| 午夜精品视频网站| 国产精品av久久久久久麻豆网| 亚洲黄色影片| 亚洲国产精品成人一区二区| 久久精品夜色噜噜亚洲aⅴ| 国产欧美日韩一区二区三区在线观看| 一区二区国产在线观看| 在线一区欧美| 欧美日韩精品高清| 亚洲精品你懂的| 亚洲乱码国产乱码精品精| 欧美风情在线观看| 91久久精品美女| 日韩亚洲精品视频| 欧美精品一区二区三| 日韩视频精品| 亚洲视频久久| 国产精品久久久久久久7电影| 一区二区三区欧美激情| 亚洲一区二区精品在线| 欧美三级在线播放| 99v久久综合狠狠综合久久| 洋洋av久久久久久久一区| 欧美日韩国产综合视频在线| 亚洲精品美女免费| 亚洲一区二区成人在线观看| 欧美日韩在线大尺度| 中文精品一区二区三区| 午夜国产不卡在线观看视频| 国产精品视频不卡| 欧美亚洲一区三区| 麻豆精品传媒视频| 亚洲欧洲日本mm| 亚洲视频在线一区| 国产精品你懂的在线欣赏| 性色av香蕉一区二区| 老牛嫩草一区二区三区日本 | 亚洲精品欧美日韩| 亚洲专区免费| 国产伦精品一区二区三| 久久成人精品视频| 欧美激情一区三区| 亚洲视频免费看| 久久国产一区| 亚洲国产综合91精品麻豆| 一本一道久久综合狠狠老精东影业| 欧美日韩免费精品| 亚洲一区日韩| 另类专区欧美制服同性| 亚洲美女av网站| 欧美亚洲一区二区在线| 国产日韩精品一区观看| 亚洲欧洲在线免费| 欧美日韩一区二区视频在线| 亚洲自拍电影| 蜜桃av综合| 亚洲小视频在线观看| 久久九九热re6这里有精品| 亚洲高清视频在线观看| 亚洲午夜激情网页| 国内精品久久久久影院薰衣草| 日韩天堂av| 国产欧美婷婷中文| 亚洲精品乱码久久久久久蜜桃麻豆| 欧美色区777第一页| 欧美一区二区黄| 欧美精品v日韩精品v国产精品| 亚洲性视频网址| 蜜桃视频一区| 亚洲图片欧洲图片av| 蜜桃精品久久久久久久免费影院| 一本高清dvd不卡在线观看| 久久久噜噜噜久久| 亚洲精品在线视频观看| 久久都是精品| 亚洲狼人综合| 久久亚洲私人国产精品va| 一本色道久久88综合亚洲精品ⅰ| 久久国产精品99国产精| 亚洲精品免费在线播放| 久久久在线视频| 中文日韩欧美| 欧美sm视频| 欧美一区二区精品久久911| 欧美日韩精品一区视频| 久久精品一区蜜桃臀影院 | 亚洲一区二区三区四区在线观看 | 亚洲一区视频在线| 欧美福利一区二区三区| 亚洲欧美日韩在线观看a三区| 欧美精品入口| 亚洲国产导航| 国产一区二区丝袜高跟鞋图片| 亚洲欧美日韩国产成人| 亚洲国产精品一区| 久久婷婷亚洲| 亚洲专区一二三|