《電子技術應用》
您所在的位置:首頁 > 模擬設計 > 解決方案 > CirrusCS42L73高集成低功耗音頻CODEC解決方案

CirrusCS42L73高集成低功耗音頻CODEC解決方案

2012-01-18
作者:Cirrus公司
</a>手提設備" title="手提設備">手提設備" title="手提設備">手提設備如智能手機,筆記本電腦. CS42L73具有靈活的時鐘架構,可采用的基準時鐘為6, 12, 24, 13, 26, 19.2, 或38.4 MHz,立體聲ADC,支持兩路模擬或數字MIC,四個DAC耦合到五個輸出,單聲道耳機放大器和1W揚聲器放大器,數字音頻混合和路由, 3.00 V - 5.25 V工作電壓,超低功耗,模數轉換具有91dB動態范圍和-85dB THD+N,DAC到線輸出的動態范圍97dB, -86dB THD+N.本文介紹了CS42L73主要特性,方框圖, 典型應用電路圖和評估板CDB42L73特性, 系統框圖,電路圖,PCB元件布局圖與CS42L73在智能手機中的應用框圖.

The CS42L73 is a highly integrated, low-power, audio and telephony CODEC for portable applications such as smartphones and ultra mobile personal computers.

The CS42L73 features a flexible clocking architecture, allowing the device to utilize reference clock frequencies of 6, 12, 24, 13, 26, 19.2, or 38.4 MHz, or any standard audio master clock. Up to two reference/master clock sources may be connected; either one can be selected to drive the internal clocks and processing rate of the CS42L73.

Thus, multiple master clock sources within a system can be dynamically activated and de-activated to minimize system- level power consumption.

Three asynchronous bidirectional serial ports (Auxiliary, Audio, and Voice Serial Ports) support multiple clock domains of various digital audio sources or destinations. Three low-latency, fast-locking, integrated high-performance asynchronous sample rate converters synchronize and convert the audio samples to the internal processing rate of the CS42L73.

A stereo line input or two mono (one stereo) microphone (MIC) inputs are routed to a stereo ADC. The MIC inputs may be selectively pre-amplified by +10 or +20 dB. Two independent, low-noise MIC bias voltage supplies are also provided. A programmable gain amplifier (PGA) is applied to the inputs before they reach the ADC.

The stereo input path that follows the stereo ADC begins with a multiplexer to selectively choose data from a digital MIC interface. Following the multiplexer, the data is decimated, selectively DC high-pass filtered, channelswapped or mono-to-stereo routed (fanned-out), and volume adjusted or muted. The volume levels can be automatically adjusted via a programmable Automatic Level Control (ALC) and noise gate.

A digital mixer is utilized to mix and route the CS42L73’s inputs (analog inputs to ADC, digital MIC, or serial ports) to outputs (DAC-fed amplifiers or serial ports). There is independent attenuation on each mixer input for each output.

The processing along the output paths from the digital mixer to the two stereo DACs includes volume adjustment and mute control. A peak-detector can be used to automatically adjust the volume levels via a programmable limiter.

The first stereo DAC feeds the stereo headphone and line output amplifiers, which are powered from a dedicated positive supply. An integrated charge pump provides a negative supply. This allows a ground-centered analog output with a wide signal swing, and eliminates external DC-blocking capacitors while reducing pops and clicks. Trilevel Class-H amplification is utilized to reduce power consumption under low-signal-level conditions. Analog volume controls are provided on the stereo headphone and line outputs.

The second stereo DAC feeds several mono outputs. The left channel of the DAC sources a mono, differentialdrive, speakerphone amplifier for driving the handset speakerphone. The right channel sources a mono, differential- drive, earphone amplifier for driving the handset earphone. The right channel is also routed to a mono,
differential-drive, speakerphone line output, which may be connected to an external amplifier to implement a stereo speakerphone configuration when it is used in conjunction with the integrated speakerphone amplifier.

The CS42L73 implements robust power management to achieve ultra-low power consumption. High granularity in power-down controls allows individual functional blocks to be powered down when unused. The internal low dropout regulator (LDO) saves power by running the internal digital circuits at half the logic interface supply voltage (VL/2). In a system with an existing high-efficiency supply at VL/2, the internal LDO may be disabled and the digital circuits powered directly by the external VL/2 supply. A high-speed I²C control port interface capable of up to 400 kHz operation facilitates register programming.

The CS42L73 is available in space-saving 64-ball WLCSP and 65-ball FBGA packages for the commercial (-40° to +85° C) grade.

CS42L73主要特性:

??Stereo ADC
??Dual Analog or Digital MIC Support
??Dual MIC Bias Generators
??Four DACs Coupled to Five Outputs
   –Ground-Centered Stereo Headphone Amp.
   –Ground-Centered Stereo Line Output
   –Mono Ear Speaker Amplifier
   –Mono 1 W Speakerphone Amplifier
   –Mono Speakerphone Line Output for Stereo Speakerphone Expansion
??Three Serial Ports with Asynchronous Sample Rate Converters
??Digital Audio Mixing and Routing

Ultra Low Power Consumption

??3.5 mW Quiescent Headphone Playback

System Features

??Native (no PLL required) Support for 6/12/24 MHz, 13/26 MHz, and 19.2/38.4 MHz Master Clock Rates in Add.to Typ. Audio Clock Rates
??Integrated High-efficiency Power Management Reduces Power Consumption
   – Internal LDO Regulator to Reduce Internal Digital Operating Voltage to VL/2
   – Step-down Charge Pump Provides Low Headphone/Line Out Supply Voltage
   – Inverting Charge Pump Accommodates Low System Voltage by Providing Negative Rail
??for HP and Line Amp
??Flexible Speakerphone Amplifier Powering
   – 3.00 V to 5.25 V Range
   – Independent Cycling
??Power Down Management
   – Individual Controls for ADCs, Dig. MIC Interface, MIC Bias Generators, Serial Ports,
??and Output Amplifiers & Associated DACs
??Programmable Thermal Overload Notification
??High-speed I²C™ Control Port (400 kHz)

Stereo Analog to Digital Features

??91 dB Dynamic Range (A-wtd)
   -85 dB THD+N
??Independent ADC Channel Control
??2:1 Stereo Analog Input MUX
??Stereo Line Input
   – Shared Pseudo-differential Reference Input
??Dual Analog MIC Inputs
   – Pseudo-diff. or Single-ended
   – Two, Independent, Programmable, Lownoise, MIC Bias Outputs
   – MIC Short Detect to Support Headset Button
??Analog Programmable Gain Amplifier (PGA) (+12 to -6 dB in 0.5 dB steps)
??+10 dB or +20 dB Analog MIC Boost in Addition to PGA Gain Settings
??Programmable Automatic Level Control (ALC)
   – Noise Gate for Noise Suppression
   – Progr. Threshold & Attack/Release Rates

Dual Digital Microphone Interface

??Programable Clock Rate
   – Integer Divide by 2 or 4 of Internal MCLK

Stereo DAC to Headphone Amplifier

??94 dB Dynamic Range (A-wtd)
??-81 dB THD+N into 32 ?
??Integrated Step-down/Inverting Charge Pump ??Class H Amplifier - Automatic Supply Adj.
   – High Efficiency
   – Low EMI
??Pseudo-differential Ground-centered Outputs
??High HP Power Output at -70/-81 dB THD+N
   – 2 x 17/8.5 mW into 16/32 ??@ 1.8 V
??Pop and Click Suppression
??Analog Vol. Ctl. (+12 to -50 dB in 1 dB steps; to -76 dB in 2 dB steps) with Zero-cross Trans.
??Digital Vol. Ctl. (+12 to -102 dB in 0.5 dB steps) with Soft-ramp Transitions
??Programmable Peak-detect and Limiter

Stereo DAC to Line Outputs

??97 dB Dynamic Range (A-wtd)
??-86 dB THD+N
??Class-H Amplifier
??Pseudo-differential Ground-centered Outputs
??1 VRMS Line Output @ 1.8 V
??Pop and Click Suppression
??Analog Vol. Ctl. (+12 to -50 dB in 1 dB steps; to -76 dB in 2 dB steps) with Zero-cross Trans.
??Digital Vol. Ctl. (+12 to -102 dB in 0.5 dB steps) with Soft-ramp Transitions
??Programmable Peak-detect and Limiter

Mono DAC to Ear Speaker Amplifier

??High Power Output at -70 dB (0.032%) THD+N – 45 mW into 16 ??@ 1.8 V
??Pop and Click Suppression
??Digital Vol. Ctl. (+12 to -102 dB in 0.5 dB steps) with Soft-ramp Transitions
??Programmable Peak-detect and Limiter

Mono DAC to Speakerphone Amplifier

??High Output Power at ≤?1% THD+N
    –1.18/0.84/0.66 W into 8 ??@ 5.0/4.2/3.7 V
??Direct Battery-powered Operation
??Pop and Click Suppression
??Digital Vol. Ctl. (+12 to -102 dB in 0.5 dB steps) with Soft-ramp Transitions
??Programmable Peak-detect and Limiter

Mono DAC to Speakerph. Line Output

??84 dB Dynamic Range (A-wtd)
??-75 dB THD+N
??High Voltage (1.53 VRMS @ VA = 1.8 V, VP =3.7 V) Line Output to Ensure Maximum Output from a Wide Variety of External Amplifiers
??Pop and Click Suppression
??Digital Vol. Ctl. (+12 to -102 dB in 0.5 dB steps) with Soft-ramp Transitions
??Programmable Peak-detect and Limiter

Serial Ports

??Three Independent Serial Ports: Auxiliary, Audio, and Voice
??8.00, 11.025, 12.00, 16.00, 22.05, 24.00, 32.00, 44.10, and 48.00 kHz Sample Rates
??All Ports Support Master or Slave Operation with I²S Interface
??Auxiliary and Voice Ports Support Slave Operation with PCM Interface
??Auxiliary and Audio Ports are Stereo- Input/Stereo-Output to/from Digital Mixer
??Voice Port is Mono-Input/Stereo-Output to/from Digital Mixer
??Integrated Asynch. Sample Rate Converters

CS42L73應用:

??Smart Phones, UMPCs, and MIDs

圖1. CS42L73方框圖

圖2. CS42L73典型應用電路圖

評估板CDB42L73

Evaluation Board for the CS42L73

The CDB42L73 board is a dedicated platform for testing and evaluating the CS42L73, an ultralow power mobile audio and telephony CODEC.

To allow comprehensive testing of CS42L73 features and performance, extensive hardware and software configurable options are available on the CDB42L73.

Hardware options, such as power-supply settings, are configured via jumpers on the stake headers. Software options, such as registry settings for the CS42L73, are configured with the FlexGUI software, which communicates with the CDB42L73 via USB from a Windows® compatible computer. In addition, digital I/O headers on the CDB42L73 allow external control signals (for example, an external DSP or microcontroller) to configure and interface with the CS42L73 and other devices directly without the use of FlexGUI.

The CDB42L73 also serves as a good component and layout reference for the CS42L73.

評估板CDB42L73主要特性:

? Analog Inputs
– Line-level In via 2x mono RCA jacks
– Microphone In via 2x mono 1/8” jacks
? Analog outputs
– Headphone out via 1x stereo 1/8” jack
– Line-level out via 2x mono RCA jacks
– Earphone out via terminal block
– Speakerphone out via terminal blocks
? S/PDIF interface via RCA/optical jacks
– Input: CS8416 digital audio receiver
– Output: CS8406 digital audio transmitter
? External digital I/O via stake headers
– Digital mic in
– Serial audio port I/O
– External I²C™ control port I/O
? Flexible power-supply configuration
– USB, external power supply, or battery
? FlexGUI software control
– Windows® compatible
– Predefined and user-configurable scripts


圖3.評估板CDB42L73系統框圖

圖4.評估板CDB42L73電路圖: CS42L73

圖5.評估板CDB42L73電路圖:USB和MCU

圖6.評估板CDB42L73電路圖:S/PDIF接收器和發送器,時鐘緩沖器

圖7.評估板CDB42L73電路圖:電源

圖8.智能手機中的CS42L73應用

圖9.評估板CDB42L73元件布局圖

圖10.評估板CDB42L73 PCB布局圖(層1)
詳情請見:
http://www.cirrus.com/en/pubs/proDatasheet/CS42L73_PB1.pdf

http://www.cirrus.com/en/pubs/rdDatasheet/CDB42L73_DB1.pdf



本站內容除特別聲明的原創文章之外,轉載內容只為傳遞更多信息,并不代表本網站贊同其觀點。轉載的所有的文章、圖片、音/視頻文件等資料的版權歸版權所有權人所有。本站采用的非本站原創文章及圖片等內容無法一一聯系確認版權者。如涉及作品內容、版權和其它問題,請及時通過電子郵件或電話通知我們,以便迅速采取適當措施,避免給雙方造成不必要的經濟損失。聯系電話:010-82306118;郵箱:aet@chinaaet.com。
亚洲一区二区欧美_亚洲丝袜一区_99re亚洲国产精品_日韩亚洲一区二区
亚洲精品久久久蜜桃| 亚洲一区二区三区四区在线观看| 亚洲精品三级| 亚洲成人资源网| 伊人狠狠色j香婷婷综合| 国产一区在线观看视频| 国产精品视频午夜| 国产伦精品一区二区三区免费迷| 国产精品久久久久久妇女6080| 午夜精品亚洲一区二区三区嫩草| 亚洲视频免费在线| 亚洲图片欧洲图片日韩av| 亚洲视频999| 亚洲无限乱码一二三四麻| 亚洲一区欧美激情| 亚洲欧美韩国| 亚洲一区制服诱惑| 午夜精品久久99蜜桃的功能介绍| 午夜精品成人在线| 欧美一区观看| 久久五月婷婷丁香社区| 免费久久久一本精品久久区| 欧美超级免费视 在线| 欧美国产另类| 欧美日韩日本国产亚洲在线| 欧美色综合网| 国产情人节一区| 伊人激情综合| 亚洲精品一区二区三区在线观看| 夜夜嗨av一区二区三区| 一区二区在线观看视频| 亚洲国产精品第一区二区| 免费久久99精品国产自| 久久精品国产99国产精品| 99精品99| 亚洲欧美999| 久久福利一区| 亚洲视频观看| 欧美影院成人| 亚洲精品视频在线播放| 狠狠操狠狠色综合网| 亚洲精品久久久一区二区三区| 久久久亚洲国产天美传媒修理工 | 国产精品免费小视频| 国产精品啊啊啊| 国产亚洲一区二区精品| 亚洲大胆人体视频| 一区二区三区高清视频在线观看| 亚洲一区二区三区乱码aⅴ蜜桃女| 欧美在线观看视频| 亚洲美洲欧洲综合国产一区| 亚洲女人av| 麻豆国产精品777777在线| 欧美久久一级| 国产精品进线69影院| 狠狠久久五月精品中文字幕| 亚洲精品欧美日韩专区| 午夜精品久久久久久久久久久久久 | 亚洲欧美久久久| 美女脱光内衣内裤视频久久影院| 欧美日韩的一区二区| 国产精品影片在线观看| 亚洲第一在线综合在线| 亚洲一区二区在线播放| 亚洲精品国产精品国自产观看浪潮 | 午夜精品免费视频| 亚洲国产精品激情在线观看| 在线视频精品一区| 久久精品国产第一区二区三区| 欧美成人精品1314www| 亚洲一区二区三区精品视频| 亚洲一区二区三区视频播放| 久久婷婷蜜乳一本欲蜜臀| 欧美三级日本三级少妇99| 国产专区欧美精品| 国产综合在线视频| 9人人澡人人爽人人精品| 久久精品一区二区国产| 午夜精品国产更新| 欧美日产国产成人免费图片| 国产综合香蕉五月婷在线| 一本色道久久88精品综合| 亚洲全黄一级网站| 久久久久久久91| 国产精品免费看片| 亚洲免费观看高清完整版在线观看熊 | 欧美99在线视频观看| 国产日韩欧美在线| 国产精品99久久99久久久二8| 91久久久久久| 久久久国产精品一区二区中文| 国产精品国产| 亚洲美女av电影| 亚洲欧洲在线免费| 久久综合色天天久久综合图片| 国产精品综合色区在线观看| 一区二区三区四区五区精品视频 | 欧美深夜影院| 亚洲精品久久久久久久久| 亚洲黄色有码视频| 久久亚洲国产精品一区二区| 91久久夜色精品国产网站| 欧美片在线观看| 亚洲国产成人av好男人在线观看| 午夜一区不卡| 欧美一区激情| 国产麻豆视频精品| 亚洲制服欧美中文字幕中文字幕| 亚洲午夜av电影| 欧美日韩欧美一区二区| 亚洲精选久久| 一区二区三区成人| 欧美久久在线| 最近中文字幕日韩精品| 亚洲久久一区| 欧美日韩1234| 亚洲伦理精品| 亚洲亚洲精品在线观看 | 欧美一级欧美一级在线播放| 国产精品人人做人人爽人人添| 这里是久久伊人| 亚洲欧美另类综合偷拍| 国产精品网站在线播放| 亚洲自拍偷拍色片视频| 久久爱91午夜羞羞| 国产一区二区三区视频在线观看 | 亚洲精品乱码久久久久久黑人| 免费日本视频一区| 亚洲精品国产精品久久清纯直播| 亚洲精品一区二区三区蜜桃久| 欧美阿v一级看视频| 亚洲欧洲一区二区在线观看 | 欧美国产国产综合| 亚洲乱码久久| 亚洲欧美成人| 国产亚洲毛片在线| 亚洲人久久久| 欧美日韩的一区二区| 国产精品99久久久久久有的能看 | 影音先锋日韩精品| 亚洲美女视频在线免费观看| 欧美日韩精品三区| 亚洲资源在线观看| 久久夜色精品国产欧美乱| 亚洲成色777777女色窝| 亚洲色图自拍| 国产欧美一区二区三区沐欲| 久久成人免费视频| 欧美国产三级| 亚洲一级二级在线| 久久最新视频| 亚洲乱码国产乱码精品精| 欧美一级片久久久久久久| 狠狠做深爱婷婷久久综合一区| 最新日韩在线视频| 国产精品麻豆成人av电影艾秋| 亚洲欧美日韩中文播放| 免费看的黄色欧美网站| 99亚洲一区二区| 欧美一区在线视频| 亚洲福利小视频| 午夜精品久久| 亚洲国产老妈| 欧美一区二区黄色| 亚洲精品1区| 欧美一区亚洲一区| 亚洲激情在线观看视频免费| 午夜精品一区二区在线观看| 国语精品一区| 中文国产亚洲喷潮| 黑人操亚洲美女惩罚| 亚洲图片自拍偷拍| 激情五月综合色婷婷一区二区| 在线视频你懂得一区| 国语自产精品视频在线看一大j8 | av成人免费| 开元免费观看欧美电视剧网站| 一区二区三区久久精品| 久久综合狠狠综合久久激情| 9l视频自拍蝌蚪9l视频成人| 久久人人97超碰人人澡爱香蕉| 一区二区国产在线观看| 久热精品在线| 亚洲综合不卡| 欧美三级乱码| 亚洲欧洲精品一区二区精品久久久 | 尤物精品国产第一福利三区 | 狠狠综合久久av一区二区小说| 亚洲永久在线观看| 尤物在线观看一区| 欧美一区二区视频网站| 日韩视频在线观看| 欧美a级片一区| 欧美一区二区三区四区高清| 国产精品成人观看视频国产奇米| 亚洲国产精品久久久久秋霞不卡 | 亚洲欧美国产高清| 亚洲欧洲一区二区三区久久| 久久久久国产精品厨房| 亚洲午夜一区二区|