《電子技術應用》
您所在的位置:首頁 > 模擬設計 > 解決方案 > ADIADN2812評估板參考設計方案

ADIADN2812評估板參考設計方案

2012-11-02

ADN2812是ADI公司生產的一款具有量化接收機功能,信號電平檢測、時鐘和數據恢復功能,連續數據率從12.3Mb/s到2.7Gb/s。ADN2812芯片在沒有外部基準時鐘或編程的情況下,自動鎖存所有數據速率。滿足所有光纖網絡抖動,包括抖動轉移、抖動生成和抖動公差。本文主要介紹ADN2812的主要特性、方框圖及其應用。同時介紹EVAL-ADN2812EB評估板、電路圖、材料清單和PCB Layout圖。

The ADN2812 provides the receiver functions of quantization, signal level detect, and clock and data recovery for continuous data rates from 12.3 Mb/s to 2.7 Gb/s. The ADN2812 auto-matically locks to all data rates without the need for an external reference clock or programming. All SONET jitter requirements are met, including jitter transfer, jitter generation, and jitter tolerance. All specifications are quoted for −40℃ to +85℃ ambient temperature, unless otherwise noted.

This device, together with a PIN diode and a TIA preamplifier, can implement a highly integrated, low cost, low power fiber optic receiver.

The receiver front end, loss of signal (LOS) detector circuit indicates when the input signal level has fallen below a user-adjustable threshold. The LOS detect circuit has hysteresis to prevent chatter at the output.

The ADN2812 is available in a compact 5 mm × 5 mm 32-lead lead frame chip scale package (LFCSP).

ADN2812主要特性:

Serial data input: 12.3 Mb/s to 2.7 Gb/s

Exceeds SONET requirements for jitter transfer/ generation/tolerance

Quantizer sensitivity: 6 mV typical

Adjustable slice level: ±100 mV

Patented clock recovery architecture

Loss of signal (LOS) detect range: 3 mV to 15 mV

Independent slice level adjust and LOS detector

No reference clock required

Loss of lock indicator

I2C interface to access optional features

Single-supply operation: 3.3 V

Low power: 750 mW typical

5 mm × 5 mm 32-lead LFCSP

ADN2812應用:

SONET OC-1/OC-3/OC-12/OC-48 and all associated FEC rates

Fibre Channel, 2× Fibre Channel, GbE, HDTV

WDM transponders

Regenerators/repeaters

Test equipment

Broadband cross-connects and routers


圖1. ADN2812方框圖

EVAL-ADN2812EB介紹:

This application note describes the use of the EVAL-ADN2812EB. The ADN2812 is a continuous rate clockrecovery, data-retiming device based on a multiloop PLL architecture. The ADN2812 can automatically lock to any data rate from 10 Mbps to 2.7 Gbps, recover the clock, and retime the data without programming and without the need for an external reference clock as an acquisition aid. An I2C“ interface is available to access special features of the ADN2812; however, it is not required for normal operation.

The EVAL-ADN2812EB is fabricated using standard FR-4 materials. All high speed differential signal traces are matched to within 3 mils length and maintain a 50 characteristic impedance to preserve signal integrity.

EVAL-ADN2812EB電路圖:


圖2. EVAL-ADN2812EB電路圖

EVAL-ADN2812EB材料清單:


PCB Layout圖:

 


本站內容除特別聲明的原創文章之外,轉載內容只為傳遞更多信息,并不代表本網站贊同其觀點。轉載的所有的文章、圖片、音/視頻文件等資料的版權歸版權所有權人所有。本站采用的非本站原創文章及圖片等內容無法一一聯系確認版權者。如涉及作品內容、版權和其它問題,請及時通過電子郵件或電話通知我們,以便迅速采取適當措施,避免給雙方造成不必要的經濟損失。聯系電話:010-82306118;郵箱:aet@chinaaet.com。
主站蜘蛛池模板: 国产美女极度色诱视频www| 无码中文字幕色专区| 亚洲综合无码一区二区三区| 老师你好电影高清完整版在线观看 | 欧美激情性xxxxx| 午夜视频久久久久一区| 被cao的合不拢腿的皇后| 国产成人精品久久| 69堂午夜精品视频在线| 国产精品第一页爽爽影院| 99在线精品视频在线观看| 天天躁日日躁狠狠久久| 一本色道久久88—综合亚洲精品| 放荡的欲乱合集| 久久久久亚洲av成人网| 日韩在线视频网站| 五月综合色婷婷在线观看| 欧美人与动欧交视频| 亚洲日产韩国一二三四区| 波多野结衣mdyd907| 人妖在线精品一区二区三区| 粉色视频免费入口| 北条麻妃一区二区三区av高清| 羞羞的漫画sss| 国产99久9在线视频| 色综合小说久久综合图片| 国产亚洲欧美精品久久久| 青青草国产在线观看| 国产午夜爽爽窝窝在线观看| 香蕉人人超人人超碰超国产| 国产小视频免费观看| 国产男女野战视频在线看| 国产欧美久久一区二区三区| 亚洲欧美日韩国产一区图片 | 中文字幕无码日韩专区| 日产乱码卡一卡2卡3视频| 久久久久国产一区二区三区| 日本在线视频www色| 久久久综合视频| 日日噜狠狠噜天天噜av| 久久777国产线看观看精品|