《電子技術(shù)應(yīng)用》
您所在的位置:首頁 > 其他 > 設(shè)計(jì)應(yīng)用 > 基于FPGA的LVDS無時(shí)鐘數(shù)據(jù)傳輸方案設(shè)計(jì)與實(shí)現(xiàn)
基于FPGA的LVDS無時(shí)鐘數(shù)據(jù)傳輸方案設(shè)計(jì)與實(shí)現(xiàn)
2021年電子技術(shù)應(yīng)用第6期
畢彥峰1,李 杰1,胡陳君2
1.中北大學(xué) 電子測(cè)試技術(shù)重點(diǎn)實(shí)驗(yàn)室,山西 太原030051; 2.蘇州中盛納米科技有限公司,江蘇 蘇州215123
摘要: 針對(duì)離線式彈載數(shù)據(jù)采集存儲(chǔ)設(shè)備小型化需求,設(shè)計(jì)了一種基于FPGA的LVDS(Low-Voltage Differential Signaling)無時(shí)鐘高速數(shù)據(jù)傳輸系統(tǒng)。在不外掛接口芯片的情況下,用板載時(shí)鐘代替差分時(shí)鐘,僅使用一對(duì)差分管腳即可完成一路LVDS無時(shí)鐘數(shù)據(jù)傳輸,系統(tǒng)中數(shù)據(jù)接口較多時(shí)可以很大程度上減少板卡體積。通過提高FPGA內(nèi)部SERDES(Serializer-Deserializer)反串行化比例以及數(shù)據(jù)進(jìn)行8B/10B編碼解決鑒相器失效的問題,并以此為板載時(shí)鐘提供準(zhǔn)確的相位信息來對(duì)齊串行數(shù)據(jù)和模擬時(shí)鐘,最后按照模擬時(shí)鐘將串行LVDS數(shù)據(jù)反序列化,從而達(dá)到板載時(shí)鐘代替LVDS隨路時(shí)鐘的目的,以此實(shí)現(xiàn)基于FPGA無隨路時(shí)鐘的LVDS高速傳輸。試驗(yàn)表明,該系統(tǒng)能夠可靠、有效工作,具備一定工程實(shí)用價(jià)值。
關(guān)鍵詞: FPGA 無時(shí)鐘傳輸 LVDS SerDes
中圖分類號(hào): TN919;TP274
文獻(xiàn)標(biāo)識(shí)碼: A
DOI:10.16157/j.issn.0258-7998.201076
中文引用格式: 畢彥峰,李杰,胡陳君. 基于FPGA的LVDS無時(shí)鐘數(shù)據(jù)傳輸方案設(shè)計(jì)與實(shí)現(xiàn)[J].電子技術(shù)應(yīng)用,2021,47(6):62-66.
英文引用格式: Bi Yanfeng,Li Jie,Hu Chenjun. Design and implementation of LVDS clockless data transmission scheme based on FPGA[J]. Application of Electronic Technique,2021,47(6):62-66.
Design and implementation of LVDS clockless data transmission scheme based on FPGA
Bi Yanfeng1,Li Jie1,Hu Chenjun2
1.State Key Laboratory of Electronic Testing Technology,North University of China,Taiyuan 030051,China; 2.Suzhou Zhongsheng Nanotechnology Company,Suzhou 215123,China
Abstract: Aiming at the miniaturization requirements of off-line bomb-borne data acquisition and storage equipment, an FPGA-based LVDS clockless high-speed data transmission system is designed. Without an external interface chip, the onboard clock is used to replace the differential clock, and only a pair of differential pins can complete a LVDS clockless data transmission. When there are many data interfaces in the system, the board volume can be greatly reduced. The problem of phase detector failure is solved by increasing the deserialization ratio of the FPGA internal SERDES and 8B/10B encoding of the data, so to provide accurate phase information for the onboard clock to align the serial data and the analog clock. Finally,following the analog clock,the serial LVDS data is deserialized, so as to achieve the purpose of replacing the LVDS accompanying clock with the onboard clock, so as to achieve high-speed LVDS transmission based on FPGA without accompanying clock. Tests show that the system can work reliably and effectively, and has certain engineering practical value.
Key words : FPGA;no clock transmission;LVDS;SERDES

0 引言

    常規(guī)彈藥制導(dǎo)化改造試驗(yàn)過程中,事后回讀彈載數(shù)據(jù)記錄儀所記錄的各種指令參數(shù)是測(cè)試反饋中重要的方式。在靶場(chǎng)測(cè)設(shè)發(fā)射導(dǎo)彈之前,數(shù)據(jù)回讀也是監(jiān)測(cè)彈藥狀態(tài)的一種十分重要的方式。隨著科技的進(jìn)步,數(shù)據(jù)存儲(chǔ)設(shè)備愈發(fā)趨近小型化、高速化,所能提供的數(shù)據(jù)回讀接口也越來越少,導(dǎo)致對(duì)采集存儲(chǔ)設(shè)備進(jìn)行數(shù)據(jù)回讀時(shí)無法同時(shí)滿足速度快和接口少的條件[1-2]



本文詳細(xì)內(nèi)容請(qǐng)下載:http://m.jysgc.com/resource/share/2000003575




作者信息:

畢彥峰1,李  杰1,胡陳君2

(1.中北大學(xué) 電子測(cè)試技術(shù)重點(diǎn)實(shí)驗(yàn)室,山西 太原030051;

2.蘇州中盛納米科技有限公司,江蘇 蘇州215123)





wd.jpg

此內(nèi)容為AET網(wǎng)站原創(chuàng),未經(jīng)授權(quán)禁止轉(zhuǎn)載。
主站蜘蛛池模板: 门国产乱子视频观看| 久久人人爽人人爽人人片dvd| 邱淑芬一家交换| 夜夜嘿视频免费看| 久久精品国产亚洲AV果冻传媒| 男人肌肌捅女人肌肌视频| 国产成人亚洲精品大帝| peeasian人体| 日本高清免费xxx在线观看| 人人妻人人添人人爽日韩欧美| 风间中文字幕亚洲一区中文馆| 大学生一级毛片高清版| 久久只这里是精品66| 没带罩子让老师捏了一节课| 国产三级在线观看播放| 2019天天干| 巨大欧美黑人xxxxbbbb| 五月天在线婷婷| 男人桶爽女人30分钟视频动态图| 国产午夜精品久久久久免费视| 97午夜理伦片在线影院| 成年女人永久免费观看片| 亚洲一级在线观看| 男人插女人30分钟| 国产久热精品无码激情| 真实男女xx00动态图视频| 好男人网官网在线观看| 久久国产真实乱对白| 99资源在线观看| 看看镜子里我怎么玩你| 国产婷婷色一区二区三区| 99re在线精品视频| 成人欧美一区二区三区黑人| 五月婷婷六月天| 波多野结衣同性| 又黄又爽又色又刺激的视频| 国产男女野战视频在线看| 国模大胆一区二区三区| 中文国产欧美在线观看| 晚上看b站直播软件| 亚洲欧美日韩国产综合|